Skip to:Content
|
Bottom
Cover image for Design for manufacturability and yield for nano-scale CMOS
Title:
Design for manufacturability and yield for nano-scale CMOS
Personal Author:
Series:
Series on integrated circuits and systems
Publication Information:
London : Springer, 2007
Physical Description:
xxvii, 254 p. : ill. ; 24 cm.
ISBN:
9781402051876

9781402051883
General Note:
Also available in online version
Added Author:
Electronic Access:
View Fulltext
DSP_RESTRICTION_NOTE:
Remote access restricted to users with a valid UTM ID via VPN

Available:*

Library
Item Barcode
Call Number
Material Type
Item Category 1
Status
Searching...
30000010164735 TK7867 C44 2007 Open Access Book Book
Searching...

On Order

Summary

Summary

Design for Manufacturability and Yield for Nano-Scale CMOS walks the reader through all the aspects of manufacturability and yield in a nano-CMOS process and how to address each aspect at the proper design step starting with the design and layout of standard cells and how to yield-grade libraries for critical area and lithography artifacts through place and route, CMP model based simulation and dummy-fill insertion, mask planning, simulation and manufacturing, and through statistical design and statistical timing closure of the design. It alerts the designer to the pitfalls to watch for and to the good practices that can enhance a design's manufacturability and yield. This book is a must read book the serious practicing IC designer and an excellent primer for any graduate student intent on having a career in IC design or in EDA tool development.


Author Notes

Dr. Charles Chiang is R&D Director of the Advanced Technology Group at Synopsys Inc. in Mountain View, CA, USA


Go to:Top of Page