Cover image for Modeling, analysis and optimization of network-on-chip communication architectures
Title:
Modeling, analysis and optimization of network-on-chip communication architectures
Personal Author:
Series:
Lecture notes in electrical engineering ; .184
Publication Information:
New York, NY. : Springer, 2013
Physical Description:
xiv, 174 p. : ill. (some col.) ; 24 cm.
ISBN:
9789400739574
Added Author:

Available:*

Library
Item Barcode
Call Number
Material Type
Item Category 1
Status
Searching...
30000010335715 TK5105.546 O37 2013 Open Access Book Book
Searching...

On Order

Summary

Summary

Traditionally, design space exploration for Systems-on-Chip (SoCs) has focused on the computational aspects of the problem at hand. However, as the number of components on a single chip and their performance continue to increase, the communication architecture plays a major role in the area, performance and energy consumption of the overall system. As a result, a shift from computation-based to communication-based design becomes mandatory. Towards this end, network-on-chip (NoC) communication architectures have emerged recently as a promising alternative to classical bus and point-to-point communication architectures.

In this dissertation, we study outstanding research problems related to modeling, analysis and optimization of NoC communication architectures. More precisely, we present novel design methodologies, software tools and FPGA prototypes to aid the design of application-specific NoCs.